The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for NMOS with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1975-1984 (16) 1985-1986 (15) 1987-1990 (17) 1991-1997 (15) 1998-1999 (16) 2000-2001 (22) 2002 (21) 2003-2004 (40) 2005 (33) 2006 (33) 2007 (28) 2008 (20) 2009-2010 (22) 2011-2012 (20) 2013-2014 (20) 2015-2016 (19) 2017-2018 (20) 2019-2020 (18) 2021 (17) 2022-2023 (24) 2024 (2)
Publication types (Num. hits)
article(132) book(1) inproceedings(300) phdthesis(5)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 198 occurrences of 147 keywords

Results
Found 438 publication records. Showing 438 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
90Ming-Dou Ker, Hsin-Chyh Hsu, Jeng-Jie Peng Electrostatic Discharge Implantation to Improve Machine-Model ESD Robustness of Stacked NMOS in Mixed-Voltage I/O Interface Circuits. Search on Bibsonomy ISQED The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
67Susanta Sengupta An input-free NMOS VT extractor circuit in presence of body effects. Search on Bibsonomy ISCAS (1) The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
58Scott Miller, Mihai Sima, Michael McGuire Alternatives in Designing Level-Restoring Buffers for Interconnection Networks in Field-Programmable Gate Arrays. Search on Bibsonomy DSD The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
58Hsin-Chyh Hsu, Ming-Dou Ker Dummy-Gate Structure to Improve ESD Robustness in a Fully-Salicided 130-nm CMOS Technology without Using Extra Salicide-Blocking Mask. Search on Bibsonomy ISQED The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
55Soman Purushothaman A simple 4 quadrant NMOS analog multiplier with input range equal to +/-VDD and very low THD. Search on Bibsonomy EIT The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
47Rajesh Garg, Sunil P. Khatri A novel, highly SEU tolerant digital circuit design approach. Search on Bibsonomy ICCD The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
47Chris Hyung-Il Kim, Hendrawan Soeleman, Kaushik Roy 0001 Ultra-low-power DLMS adaptive filter for hearing aid applications. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
47Ming-Dou Ker, Che-Hao Chuang ESD protection circuits with novel MOS-bounded diode structures. Search on Bibsonomy ISCAS (5) The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
47Ming-Dou Ker, Chien-Hui Chuang, Kuo-Chun Hsu, Wen-Yu Lo ESD Protection Design for Mixed-Voltage I/O Circuit with Substrate-Triggered Technique in Sub-Quarter-Micron CMOS Process. Search on Bibsonomy ISQED The full citation details ... 2002 DBLP  DOI  BibTeX  RDF ESD, ESD protection circuit, substrate-triggered technique
47Dingming Xie, Mengzhang Cheng, Leonard Forbes SPICE models for flicker noise in n-MOSFETs from subthreshold tostrong inversion. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
43Gerhard Nebel, Thomas Baglin, Iker San Sebastian, Holger Sedlak, Uwe Weder A very low drop voltage regulator using an NMOS output transistor. Search on Bibsonomy ISCAS (4) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
43Boonchai Boonchu, Wanlop Surakampontorn A new NMOS four-quadrant analog multiplier. Search on Bibsonomy ISCAS (2) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
43Walid Elgharbawy, Magdy A. Bayoumi New Bulk Dynamic Threshold NMOS Schemes for Low-Energy Subthreshold Domino-Like Circui. Search on Bibsonomy ISVLSI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
43Yusuf Leblebici, Sung-Mo Kang Modeling of nMOS transistors for simulation of hot-carrier-induced device and circuit degradation. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 1992 DBLP  DOI  BibTeX  RDF
37Seokkee Kim, Soo-Ik Chae Implementation of a simple 8-bit microprocessor with reversible energy recovery logic. Search on Bibsonomy Conf. Computing Frontiers The full citation details ... 2005 DBLP  DOI  BibTeX  RDF clocked power generator (CPG), nMOS reversible energy recovery logic (nRERL), phase scheduling, reversibility breaking, microprocessor
37Kei-Yong Khoo, Alan N. Willson Jr. Single-transistor transparent-latch clocking. Search on Bibsonomy ARVLSI The full citation details ... 1995 DBLP  DOI  BibTeX  RDF transparent-latch clocking, single-phase clocking scheme, CMOS VLSI designs, single NMOS transistor, allowable width, clock driver, dynamic buffer, architecture-driven voltage scaling, pipelining latches, latch-intensive architectures, filter structures, transposed-form FIR filter, VLSI, flip-flops, clocks, integrated circuit design, digital filters, FIR filters, power dissipation, CMOS digital integrated circuits
35Vivek Joshi, Brian Cline, Dennis Sylvester, David T. Blaauw, Kanak Agarwal Stress aware layout optimization. Search on Bibsonomy ISPD The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
35S. Vatti, Christos Papavassiliou New LC oscillator topology in CMOS 0.18µm technology. Search on Bibsonomy ISCAS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
35H. C. Srinivasaiah, Navakanta Bhat Response Surface Modeling of 100nm CMOS Process Technology using Design of Experiment. Search on Bibsonomy VLSI Design The full citation details ... 2004 DBLP  DOI  BibTeX  RDF Disposable spacer, Transmission of moments technique, Plackett-Burman design, Sensitivity analysis, Statistical modeling, CMOS technology, Response surface methodology, Monte carlo analysis
35Mineo Kaneko Analysis and suppression of unnecessary transitions in weakly complementary MOS logic networks for low power. Search on Bibsonomy ISCAS (1) The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
32Ahmad Sabirin Zoolfakar, Hashimah Hashim Comparison between Experiment and Process Simulation Results for Converting Enhancement to Depletion Mode NMOS Transistor. Search on Bibsonomy Asia International Conference on Modelling and Simulation The full citation details ... 2008 DBLP  DOI  BibTeX  RDF ion implantation, depletion, Enhancement, transistor
32Elias Kougianos, Saraju P. Mohanty Metrics to Quantify Steady and Transient Gate Leakage in Nanoscale Transistors: NMOS vs. PMOS Perspective. Search on Bibsonomy VLSI Design The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
32Abdulkadir Utku Diril, Yuvraj Singh Dhillon, Abhijit Chatterjee, Adit D. Singh Low-power domino circuits using NMOS pull-up on off-critical paths. Search on Bibsonomy ASP-DAC The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
32Ming-Dou Ker, Shih-Lun Chen, Chia-Sheng Tsai Design on mixed-voltage I/O buffer with blocking NMOS and dynamic gate-controlled circuit for high-voltage-tolerant applications. Search on Bibsonomy ISCAS (2) The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
32Chulwoo Kim, Seung-Moon Yoo, Sung-Mo Kang NMOS Energy Recovery Logic. Search on Bibsonomy Great Lakes Symposium on VLSI The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
32Y. G. Chen, James B. Kuo A unified triode/saturation model with an improved continuity in the output conductance suitable for CAD of VLSI circuits using deep sub-0.1 µm NMOS devices. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 1996 DBLP  DOI  BibTeX  RDF
32Andrzej Krasniewski, Alexander Albicki Simulation-free estimation of speed degradation in NMOS self-testing circuits for CAD applications. Search on Bibsonomy DAC The full citation details ... 1985 DBLP  DOI  BibTeX  RDF
25Fatemeh Eslami, Mihai Sima Capacitive Boosting for FPGA Interconnection Networks. Search on Bibsonomy FPL The full citation details ... 2011 DBLP  DOI  BibTeX  RDF capacitive boosting, nMOS pass transistor multiplexers, FPGA interconnection network
25Seokkee Kim, Soo-Ik Chae Complexity reduction in an nRERL microprocessor. Search on Bibsonomy ISLPED The full citation details ... 2005 DBLP  DOI  BibTeX  RDF buffer skipping, clocked power generator (CPG), nMOS reversible energy recovery logic (nRERL), reversibility breaking, microprocessor, complexity reduction
25Yuvraj Singh Dhillon, Abdulkadir Utku Diril, Abhijit Chatterjee, Adit D. Singh Low-power dual Vth pseudo dual Vdd domino circuits. Search on Bibsonomy SBCCI The full citation details ... 2004 DBLP  DOI  BibTeX  RDF NMOS pull-up, low power, domino logic, dual supply voltages, dual threshold voltages
25Chris Hyung-Il Kim, Kaushik Roy 0001 Ultra-low power DLMS adaptive filter for hearing aid applications. Search on Bibsonomy ISLPED The full citation details ... 2001 DBLP  DOI  BibTeX  RDF DLMS adaptive filter, sub-CMOS, sub-pseudo NMOS, sub-threshold operation, parallel architecture
25Xiaowei Deng, Takahiro Hanyu, Michitaka Kameyama Quantum Device Model-Based Super Pass Gate for Multiple-Valued Digital Systems. Search on Bibsonomy ISMVL The full citation details ... 1995 DBLP  DOI  BibTeX  RDF quantum interference devices, MOS logic circuits, quantum device model, super pass gate, multiple-valued digital systems, VLSI devices, super pass transistor, multiple-valued VLSI systems, multiple-signal-level detection, multiple-valued universal logic module, multiple-valued image processing system, NMOS circuit, VLSI, multivalued logic circuits, semiconductor device models
25Jien-Chung Lo, Suchai Thanawastien On the Design of Combinational Totally Self-Checking I-out-of3 Code Checkers. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1990 DBLP  DOI  BibTeX  RDF combinational totally self-checking 1-out-of-3 code checkers, NMOS, TSC goal, fault sequences, minimum fault sequences, MOS integrated circuits, logic testing, logic design, automatic testing, integrated logic circuits
25In-Shek Hsu, Trieu-Kien Truong, Leslie J. Deutsch, Irving S. Reed A Comparison of VLSI Architecture of Finite Field Multipliers Using Dual, Normal, or Standard Bases. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1988 DBLP  DOI  BibTeX  RDF dual-basis multiplier, Massey-Omura normal basis multiplier, Scott-Tavares-Peppard standard basis multiplier, NMOS technology, VLSI, VLSI architecture, multiplying circuits, finite field multipliers, field effect integrated circuits
25James W. Watterson, Jill J. Hallenbeck Modulo 3 Residue Checker: New Results on Performance and Cost. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1988 DBLP  DOI  BibTeX  RDF modulo-3 residue code checker, pipelined serial multiplier, concurrent self-test, minimum error latency, multiplier input operands, 4- mu m NMOS, standard cell design, performance evaluation, integrated circuit testing, error detection, automatic testing, digital arithmetic, pipeline processing, multiplying circuits, built in test, field effect integrated circuits, error detection coverage
23Maziyar Khorasani, Leendert van den Berg, Philip A. Marshall, Meysam Zargham, Vincent C. Gaudet, Duncan G. Elliott, Stephane Martel Low-power static and dynamic high-voltage CMOS level-shifter circuits. Search on Bibsonomy ISCAS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23Edward K. F. Lee, Anthony Lam, Taihu Li A 0.65V rail-to-rail constant gm opamp for biomedical applications. Search on Bibsonomy ISCAS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23Maryam Ashouei, Adit D. Singh, Abhijit Chatterjee Reconfiguring CMOS as Pseudo N/PMOS for Defect Tolerance in Nano-Scale CMOS. Search on Bibsonomy VLSI Design The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
23Yu Pu, José de Jesus Pineda de Gyvez, Henk Corporaal, Yajun Ha Vt balancing and device sizing towards high yield of sub-threshold static logic gates. Search on Bibsonomy ISLPED The full citation details ... 2007 DBLP  DOI  BibTeX  RDF variability, sub-threshold
23Chun-Chen Yeh, Eugenio Culurciello Nonvolatile Flash Memories in Silicon-on-sapphire CMOS. Search on Bibsonomy ISCAS The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
23Minsik Ahn, Chang-Ho Lee, Joy Laskar CMOS High Power SPDT Switch using Multigate Structure. Search on Bibsonomy ISCAS The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
23Rajani Kuchipudi, Hamid Mahmoodi Strain Silicon Optimization for Memory and Logic in Nano-Scale CMOS. Search on Bibsonomy ISQED The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
23Edward K. Lee 0002, Eusebiu Matei, Ravi S. Ananth A 0.9 V rail-to-rail constant gm amplifier for implantable biomedical applications. Search on Bibsonomy ISCAS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
23Bahman Kheradmand Boroujeni, Fatemeh Aezinia, Ali Afzali-Kusha High performance circuit techniques for dynamic OR gates. Search on Bibsonomy ISCAS The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
23Rabiul Islam, Adam Brand, Dave Lippincott Low power SRAM techniques for handheld products. Search on Bibsonomy ISLPED The full citation details ... 2005 DBLP  DOI  BibTeX  RDF back-bias, bitcell, memory, leakage
23Donghoon Han, Selim Sermet Akbay, Soumendu Bhattacharya, Abhijit Chatterjee, William R. Eisenstadt On-Chip Self-Calibration of RF Circuits Using Specification-Driven Built-In Self Test (S-BIST). Search on Bibsonomy IOLTS The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
23Cassondra Neau, Kaushik Roy 0001 Optimal body bias selection for leakage improvement and process compensation over different technology generations. Search on Bibsonomy ISLPED The full citation details ... 2003 DBLP  DOI  BibTeX  RDF band-to-band tunneling, leakage components, process compensation, substrate bias, process variation, leakage current, CMOS scaling, body bias
23Chi-Sheng Lin, Kuan-Hua Chen, Bin-Da Liu Low-power and low-voltage fully parallel content-addressable memory. Search on Bibsonomy ISCAS (5) The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
23J. Bhattacharjee, D. Mukherjee, Joy Laskar A monolithic CMOS VCO for wireless LAN applications. Search on Bibsonomy ISCAS (3) The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
23H. C. Srinivasaiah, Navakanta Bhat Implant Dose Sensitivity of 0.1µm CMOS Inverter Delay. Search on Bibsonomy ASP-DAC/VLSI Design The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
23Seokkee Kim, Jun-Ho Kwon, Soo-Ik Chae An 8-b nRERL microprocessor for ultra-low-energy applications. Search on Bibsonomy ASP-DAC The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
23Rong Lin, Kevin E. Kerr, André S. Botha A Novel Approach for CMOS Parallel Counter Design. Search on Bibsonomy EUROMICRO The full citation details ... 1999 DBLP  DOI  BibTeX  RDF parallel counter and compressor, low power high speed CMOS circuit design, VLSI design, Arithmetic circuit, partial product reduction
23Dinesh Somasekhar, Kaushik Roy 0001 LVDCSL: a high fan-in, high-performance, low-voltage differential current switch logic family. Search on Bibsonomy IEEE Trans. Very Large Scale Integr. Syst. The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
23Tamara I. Ahrens, Thomas H. Lee A 1.4-GHz 3-mW CMOS LC low phase noise VCO using tapped bond wire inductances. Search on Bibsonomy ISLPED The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
23Sanjay Rekhi, J. Donald Trotter HAL: heuristic algorithms for layout synthesis. Search on Bibsonomy ARVLSI The full citation details ... 1995 DBLP  DOI  BibTeX  RDF layout synthesis, graph theory based algorithms, leaf cells, common poly gates, 1-1/2-d layout style, common circuit nodes, transistor sets, symbolic layouts, static dual type, static CMOS circuitry, pullup network, pulldown network, dynamic logic styles, graph theory, network topology, logic CAD, heuristic algorithms, circuit layout CAD, CMOS logic circuits, CMOS circuits, GENIE, run time efficient, layout area
23Kanji Hirabayashi Self-checking CMOS circuits using pass-transistor logic. Search on Bibsonomy J. Electron. Test. The full citation details ... 1991 DBLP  DOI  BibTeX  RDF
23Hans-Joachim Wunderlich, Wolfgang Rosenstiel On fault modeling for dynamic MOS circuits. Search on Bibsonomy DAC The full citation details ... 1986 DBLP  DOI  BibTeX  RDF dynamic MOS, fault modeling, random testing, test pattern generation
20Xin Ming, Jian-Jun Kuang, Xin-Ce Gong, Jie Zhang 0068, Zhuo Wang 0007, Bo Zhang 0027 An NMOS LDO With TM-MOS and Dynamic Clamp Technique Handling Up To Sub-10-μs Short-Period Load Transient. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
20Minkyung Kim 0014, Hyeongseok Seo, Songhyeon Kim, Jung-Hoon Chun, Seong-Jin Kim, Jaehyuk Choi 0001 6.11 A 320x240 CMOS LiDAR Sensor with 6-Transistor nMOS-Only SPAD Analog Front-End and Area-Efficient Priority Histogram Memory. Search on Bibsonomy ISSCC The full citation details ... 2024 DBLP  DOI  BibTeX  RDF
20Hyunjun Park, Woojoong Jung, Minsu Kim, Hyung-Min Lee A Wide-Load-Range and High-Slew Capacitor-Less NMOS LDO With Adaptive-Gain Nested Miller Compensation and Pre-Emphasis Inverse Biasing. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Tiedong Cheng, Ziyu Xiao, Jianping Guo, Lijun Xu A low power high area-efficiency NMOS LDO with fast adaptive bias. Search on Bibsonomy Integr. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Jaejin Kim, Gunmo Koo, Seongmin Lee 0010, Jae Hoon Shim, Kunhee Cho An Output-Capacitor-Free NMOS Digital LDO Using Gate Driving Strength Modulation and Droop Detector. Search on Bibsonomy IEEE Trans. Circuits Syst. I Regul. Pap. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Jinseok Park, Seungchan Lee, Songcheol Hong A 24-40 GHz Differential SPDT Switch With an NMOS and PMOS Alternating Structure and Leakage-Canceling Capacitors. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Yian Luo, Junhang Zhang, Jiacheng Hao, Xiaojin Zhao A 2.5 pJ/bit PVT-Tolerant True Random Number Generator Based on Native-NMOS-Regulated Ring Oscillator. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Xiaguang Li, Keping Wang, Yixin Zhou, Yanjie Pan, Fanyi Meng, Kaixue Ma A Wide Input Range All-NMOS Rectifier With Gate Voltage Boosting Technique for Wireless Power Transfer. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Bhawna Rawat, Poornima Mittal A Switching NMOS Based Single Ended Sense Amplifier for High Density SRAM Applications. Search on Bibsonomy ACM Trans. Design Autom. Electr. Syst. The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20PuYang Zheng, Xiao Sha, Dyumaan Arvind, Yang Xie, Milutin Stanacevic Ultra-low $I_{Q}$ Fully Integrated NMOS LDO with Enhanced Load Regulation and Startup for RF Energy Harvesting Sensors. Search on Bibsonomy MWSCAS The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Carlos Alfredo Pelcastre Ortega, Mónico Linares Aranda Hourglass and Semi-Hourglass layout techniques to improve radiation hardening of NMOS devices. Search on Bibsonomy CCE The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Engin Çagdas, Hüseyin Aniktar, M. Emin Tunbak, Volkan Fenercioglu, S. Ebru Arikan, A. Ulvi Caliskan Modeling and Validation of an Isolated NMOS Transistor in a 0.25 μm SiGe-C BiCMOS Process. Search on Bibsonomy ICECS The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Tong Wu, Lei Zhu, Yifa Wang, Jianping Guo, Dihu Chen A Fully Integrated High-Efficiency All-NMOS Charge Pump for Wide Input Range Ultra-Low Dropout Regulator. Search on Bibsonomy ICTA The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Wen-Yang Hsu, Joan Aymerich, Xiaolin Yang, Chutham Sawigun, Philippe Coppejans, Carolina Mora Lopez A 0-to-35mA NMOS Capacitor-Less LDO with Dual-Loop Regulation Achieving 3ns Response Time and 1pF-to-10nF Loading Range. Search on Bibsonomy ESSCIRC The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Zhe Liu 0038, Chirn Chye Boon, Yangtao Dong, Kaituo Yang A 2.4dB NF +4.1dBm IIP3 Differential Dual-Feedforward-Based Noise-Cancelling LNTA With Complementary NMOS and PMOS Configuration. Search on Bibsonomy ESSCIRC The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Keita Yoshida, Ryuichi Nakajima, Shotaro Sugitani, Takafumi Ito, Jun Furuta, Kazutoshi Kobayashi SEU Sensitivity of PMOS and NMOS Transistors in a 65 nm Bulk Process by α-Particle Irradiation. Search on Bibsonomy ICICDT The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Abhinav Saxena, Anurag Yadav, Subodh Wairya Design Analysis of an Energy-Efficient Low-Power Dynamic Comparator Using NMOS Based Preamplifier. Search on Bibsonomy ICCCNT The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
20Nachiket V. Desai, Han Wui Then, Jingshu Yu, Harish K. Krishnamurthy, William J. Lambert, Nicolas Butzen, Sheldon Weng, Christopher Schaef, Kaladhar Radhakrishnan, Krishnan Ravichandran, James W. Tschanz, Vivek De A 32-A, 5-V-Input, 94.2% Peak Efficiency High-Frequency Power Converter Module Featuring Package-Integrated Low-Voltage GaN nMOS Power Transistors. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Sriram Balamurali, Giovanni Mangraviti, Cheng-Hsueh Tsai, Piet Wambacq, Jan Craninckx Design and Analysis of 55-63-GHz Fundamental Quad-Core VCO With NMOS-Only Stacked Oscillator in 28-nm CMOS. Search on Bibsonomy IEEE J. Solid State Circuits The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Kai Yu 0008, Yangrun Zhou, Sizhen Li, Mo Huang A 23-pW NMOS-Only Voltage Reference With Optimum Body Selection for Process Compensation. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Dharmaray Nedalgi, Saroja V. Siddamal Mixed-Voltage I/O Buffer Using NMOS Blocking Considering Gate Oxide Reliability. Search on Bibsonomy J. Circuits Syst. Comput. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Honglin Xu, Hao Zhang, Junjie Wu A 28V NMOS power switch and bootstrap driver with integrated PA gate driver. Search on Bibsonomy Microelectron. J. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Yu Zhang, Xiao Zhao, Yongqing Wang, Liyuan Dong A fully integrated overshoot-reduction low-dropout regulator based on hybrid NMOS/PMOS power transistors technique for SoC applications. Search on Bibsonomy Microelectron. J. The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Luchang He, Xi Li 0012, Siqiu Xu, Guochang Pan, Chenchen Xie, Houpeng Chen, Zhitang Song A Fast-Transient-Response NMOS LDO with Wide Load-Capacitance Range for Cross-Point Memory. Search on Bibsonomy Sensors The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Boqi Song, Changchun Chai, Fuxing Li, Chanrong Jiang, Yintang Yang Two novel PSRR enhancement techniques for voltage reference of depletion NMOS. Search on Bibsonomy IEICE Electron. Express The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Yifa Wang, Tong Wu, Jianping Guo A Charge Pump Based 1.5A NMOS LDO with 1.0~6.5V Input Range and 110mV Dropout Voltage. Search on Bibsonomy ICTA The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
20Bumkil Lee, Dongsheng Brian Ma A 20 MHz On-Chip All-NMOS 3-Level DC-DC Converter With Interception Coupling Dead-Time Control and 3-Switch Bootstrap Gate Driver. Search on Bibsonomy IEEE Trans. Ind. Electron. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Xiaole Cui, Ye Ma, Feng Wei, Xiaoxin Cui The Synthesis Method of Logic Circuits Based on the NMOS-Like RRAM Gates. Search on Bibsonomy IEEE Access The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Shashank Tiwari, Jayanta Mukherjee 0002 An Inductorless Wideband Gm-Boosted Balun LNA With nMOS-pMOS Configuration and Capacitively Coupled Loads for Sub-GHz IoT Applications. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Haixiao Cao, Xu Yang, Wuhua Li, Yong Ding 0003, Wanyuan Qu An Impedance Adapting Compensation Scheme for High Current NMOS LDO Design. Search on Bibsonomy IEEE Trans. Circuits Syst. II Express Briefs The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Michele Caselli, Chris van Liempd, Andrea Boni, Stefano Stanzione A low-power native NMOS-based bandgap reference operating from -55°C to 125°C with Li-Ion battery compatibility. Search on Bibsonomy Int. J. Circuit Theory Appl. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Carlos H. S. Coelho, João Antonio Martino, Marcello Bellodi, Eddy Simoen, Anabela Veloso, Paula Ghedini Der Agopian Analysis of zero-temperature coefficient behavior on vertically stacked double nanosheet nMOS devices. Search on Bibsonomy Microelectron. J. The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Michelly de Souza, Sylvain Barraud, Mikaël Cassé, Maud Vinet, Olivier Faynot, Marcelo Antonio Pavanello Experimental Assessment of Variability in Junctionless Nanowire nMOS Transistors. Search on Bibsonomy ESSDERC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Sameer H. Jain, Dimitri Lederer, Arvind Kumar, Sudesh Saroop, Chris Prindle, P. Srinivasan 0002, Wen Liu, Ravi Achanta, Erdem Kaltalioglu, Stephen Moss, Greg Freeman, Paul Colestock Novel mmWave NMOS Device for High Pout mmWave Power Amplifiers in 45RFSOI. Search on Bibsonomy ESSDERC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Yasuyuki Morishita, Satoshi Maeda Characterization of NMOS-based ESD Protection for Wide-range Pulse Immunity. Search on Bibsonomy IRPS The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Sagar Premnath Karalkar, Vishal Ganesan, Milova Paul, Kyong Jin Hwang, Robert Gauthier 0002 Design Optimization of MV-NMOS to Improve Holding Voltage of a 28nm CMOS Technology ESD Power Clamp. Search on Bibsonomy IRPS The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Mengjie Song, Chenchang Zhan, Lidan Wang, Litao Wu, Bangdong Sun A 127 nA Quiescent Current Capacitorless NMOS LDO with Fast-Transient Response. Search on Bibsonomy ICTA The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Sriram Balamurali, Giovanni Mangraviti, Cheng-Hsueh Tsai, Piet Wambacq, Jan Craninckx A 55-63 GHz fundamental Quad-Core VCO with NMOS-only stacked oscillator in 28 nm CMOS. Search on Bibsonomy ESSCIRC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Sorapong Wachirarattanapornkul Uniformly Distributed RC Filters Based-on NMOS Transistor-Only. Search on Bibsonomy IECC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Nachiket V. Desai, Harish K. Krishnamurthy, William J. Lambert, Jingshu Yu, Han Wui Then, Nicolas Butzen, Sheldon Weng, Christopher Schaef, N. Nidhi, Marko Radosavljevic, Johann Rode, Justin Sandford, Kaladhar Radhakrishnan, Krishnan Ravichandran, Bernhard Sell, James W. Tschanz, Vivek De A 32A 5V-Input, 94.2% Peak Efficiency High-Frequency Power Converter Module Featuring Package-Integrated Low-Voltage GaN NMOS Power Transistors. Search on Bibsonomy VLSI Circuits The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20PuYang Zheng, Xiao Sha, Milutin Stanacevic Analysis of the Sub-µA Fully Integrated NMOS LDO for Backscattering System. Search on Bibsonomy SoCC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Hiroshi Iwai NMOS LSI Development from 1970's to the beginning of 1980's. Search on Bibsonomy ASICON The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
20Fan Chen, Dapeng Liu, Long Chen, Shuai Tao, Jun You, Zebin Kong The Relationship between Packaging Structures, Chip Area and Thermal Resistance of NMOS Semiconductor in Transient Dual Interface Method. Search on Bibsonomy EITCE The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #100 of 438 (100 per page; Change: )
Pages: [1][2][3][4][5][>>]
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license