The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for VPGA with no syntactic query expansion in all metadata.

Publication years (Num. hits)
2003 (3) 2004 (3) 2009 (1) 2019 (1)
Publication types (Num. hits)
inproceedings(8)
Venues (Conferences, Journals, ...)
CICC(1) DAC(1) DATE(1) FPGA(1) FPL(1) IPCCC(1) ISLPED(1) ISPD(1)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 13 occurrences of 10 keywords

Results
Found 8 publication records. Showing 8 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
82Chetan Patel, Anthony Cozzie, Herman Schmit, Lawrence T. Pileggi An architectural exploration of via patterned gate arrays. Search on Bibsonomy ISPD The full citation details ... 2003 DBLP  DOI  BibTeX  RDF VPGA, lookup table, interconnect architectures, gate array
76Aneesh Koorapaty, V. Kheterpal, Padmini Gopalakrishnan, M. Fu, Lawrence T. Pileggi Exploring Logic Block Granularity for Regular Fabrics. Search on Bibsonomy DATE The full citation details ... 2004 DBLP  DOI  BibTeX  RDF
76Aneesh Koorapaty, Lawrence T. Pileggi, Herman Schmit Heterogeneous Logic Block Architectures for Via-Patterned Programmable Fabrics. Search on Bibsonomy FPL The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
56R. Reed Taylor, Herman Schmit Enabling energy efficiency in via-patterned gate array devices. Search on Bibsonomy DAC The full citation details ... 2004 DBLP  DOI  BibTeX  RDF VPGA, optimization, low-power, power, voltage scaling, structured ASIC
42Abdelwahab Boualouache, Ridha Soua, Thomas Engel 0001 VPGA: An SDN-based Location Privacy Zones Placement Scheme for Vehicular Networks. Search on Bibsonomy IPCCC The full citation details ... 2019 DBLP  DOI  BibTeX  RDF
42Kim Yaw Tong, V. Kheterpal, Vyacheslav Rovner, Lawrence T. Pileggi, Herman Schmit Regular logic fabrics for a via patterned gate array (VPGA). Search on Bibsonomy CICC The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
31R. Reed Taylor, Herman Schmit Creating a power-aware structured ASIC. Search on Bibsonomy ISLPED The full citation details ... 2004 DBLP  DOI  BibTeX  RDF VPGA, low-power, voltage scaling, power optimization, gate sizing, structured ASIC
25Thomas C. P. Chau, Philip Heng Wai Leong, Sam M. H. Ho, Brian P. W. Chan, Steve C. L. Yuen, Kong-Pang Pun, Oliver C. S. Choy, Xinan Wang A comparison of via-programmable gate array logic cell circuits. Search on Bibsonomy FPGA The full citation details ... 2009 DBLP  DOI  BibTeX  RDF logic cell, via-programmable gate arrays
Displaying result #1 - #8 of 8 (100 per page; Change: )
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license