The FacetedDBLP logo    Search for: in:

Disable automatic phrases ?     Syntactic query expansion: ?

Searching for fanin with no syntactic query expansion in all metadata.

Publication years (Num. hits)
1992-1999 (15) 2000-2007 (19) 2008-2014 (15) 2015-2023 (7)
Publication types (Num. hits)
article(19) inproceedings(37)
GrowBag graphs for keyword ? (Num. hits/coverage)

Group by:
The graphs summarize 42 occurrences of 35 keywords

Results
Found 56 publication records. Showing 56 according to the selection in the facets
Hits ? Authors Title Venue Year Link Author keywords
90Igor Lemberski, M. Ratniece XILINX4000 Architecture-Driven Synthesis for Speed. Search on Bibsonomy FPL The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
84Andreas Jakoby, Rüdiger Reischuk Average Case Complexity of Unbounded Fanin Circuits. Search on Bibsonomy CCC The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
72Noga Alon, Richard Beigel Lower Bounds for Approximations by Low Degree Polynomials Over Zm. Search on Bibsonomy CCC The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
72Igor Lemberski Methodology of Logic Synthesis for Implementation Using Heterogeneous LUT FPGAs. Search on Bibsonomy Great Lakes Symposium on VLSI The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
54Milos Hrkic, John Lillis, Giancarlo Beraudo An Approach to Placement-Coupled Logic Replication. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
54Zhong-Zhen Wu, Shih-Chieh Chang Multiple wire reconnections based on implication flow graph. Search on Bibsonomy ACM Trans. Design Autom. Electr. Syst. The full citation details ... 2006 DBLP  DOI  BibTeX  RDF global flow optimization (GFO), implication flow graph (IFG), mandatory assignment, multiple wire reconnection, redundant wire, Automatic test pattern generation (ATPG)
54Chris J. Myers, Peter A. Beerel, Teresa H.-Y. Meng Technology mapping of timed circuits. Search on Bibsonomy ASYNC The full citation details ... 1995 DBLP  DOI  BibTeX  RDF gate library, C-elements, ATACS, timing, logic design, logic CAD, asynchronous circuits, asynchronous circuits, timing information, AND gates, synthesis tool, OR gates, timed circuits
51Manindra Agrawal, Eric Allender, Samir Datta On TC0, AC0, and Arithmetic Circuits. Search on Bibsonomy CCC The full citation details ... 1997 DBLP  DOI  BibTeX  RDF TC/sup 0/, AC/sup 0/, function classes, constant-depth polynomial-size arithmetic circuits, unbounded fanin addition, multiplication gates, constant-depth arithmetic circuits, computational complexity, normal forms, arithmetic circuits, closure properties
36Ran Raz Tensor-rank and lower bounds for arithmetic formulas. Search on Bibsonomy STOC The full citation details ... 2010 DBLP  DOI  BibTeX  RDF homogenous circuits, multilinear circuits, tensor rank, lower bounds, arithmetic circuits
36Neeraj Kayal, Nitin Saxena 0001 Polynomial Identity Testing for Depth 3 Circuits. Search on Bibsonomy Comput. Complex. The full citation details ... 2007 DBLP  DOI  BibTeX  RDF 13P99, Subject classification. 68Q15
36Neeraj Kayal, Nitin Saxena 0001 Polynomial Identity Testing for Depth 3 Circuits. Search on Bibsonomy CCC The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
36Milos Hrkic, John Lillis, Giancarlo Beraudo An approach to placement-coupled logic replication. Search on Bibsonomy DAC The full citation details ... 2004 DBLP  DOI  BibTeX  RDF placement, timing optimization, programmable logic, logic replication
36Valentina Ciriani Synthesis of SPP three-level logic networks using affine spaces. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2003 DBLP  DOI  BibTeX  RDF
36Stasys Jukna Finite Limits and Monotone Computations: The Lower Bounds Criterion. Search on Bibsonomy CCC The full citation details ... 1997 DBLP  DOI  BibTeX  RDF real gates, lower bounds, threshold gates, monotone circuits
36Klaus-Jörn Lange, Rolf Niedermeier Data-Independences of Parallel Random Access Machines. Search on Bibsonomy FSTTCS The full citation details ... 1993 DBLP  DOI  BibTeX  RDF
33Pak K. Chan, Martine D. F. Schlag, Clark D. Thomborson, Vojin G. Oklobdzija Delay Optimization of Carry-Skip Adders and Block Carry-Lookahead Adders Using Multidimensional Dynamic Programming. Search on Bibsonomy IEEE Trans. Computers The full citation details ... 1992 DBLP  DOI  BibTeX  RDF delay optimisation, block carry-lookahead adders, multidimensional dynamic programming, worst-case carry propagation delays, minimum latency, fanin, dynamic programming, digital arithmetic, adders, gate delays, carry logic, fanout, critical path delay, carry-skip adders
30Pranjal Dutta, Prateek Dwivedi 0001, Nitin Saxena 0001 Deterministic identity testing paradigms for bounded top-fanin depth-4 circuits. Search on Bibsonomy CoRR The full citation details ... 2023 DBLP  DOI  BibTeX  RDF
30Pranjal Dutta, Nitin Saxena 0001 Separated borders: Exponential-gap fanin-hierarchy theorem for approximative depth-3 circuits. Search on Bibsonomy FOCS The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
30Roope Kaivola, Neta Bar Kama Timed Causal Fanin Analysis for Symbolic Circuit Simulation. Search on Bibsonomy FMCAD The full citation details ... 2022 DBLP  DOI  BibTeX  RDF
30Pranjal Dutta, Prateek Dwivedi 0001, Nitin Saxena 0001 Deterministic Identity Testing Paradigms for Bounded Top-Fanin Depth-4 Circuits. Search on Bibsonomy CCC The full citation details ... 2021 DBLP  DOI  BibTeX  RDF
30Ning Ding 0001, Yanli Ren, Dawu Gu PAC Learning Depth-3 $\textrm{AC}^0$ Circuits of Bounded Top Fanin. Search on Bibsonomy ALT The full citation details ... 2017 DBLP  BibTeX  RDF
30Neeraj Kayal, Chandan Saha 0001 Lower Bounds for Depth-Three Arithmetic Circuits with small bottom fanin. Search on Bibsonomy Comput. Complex. The full citation details ... 2016 DBLP  DOI  BibTeX  RDF
30Neeraj Kayal, Chandan Saha 0001 Lower Bounds for Depth Three Arithmetic Circuits with Small Bottom Fanin. Search on Bibsonomy CCC The full citation details ... 2015 DBLP  DOI  BibTeX  RDF
30Neeraj Kayal, Chandan Saha 0001 Lower Bounds for Depth Three Arithmetic Circuits with small bottom fanin. Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 2014 DBLP  BibTeX  RDF
30Mrinal Kumar 0001, Shubhangi Saraf Lower Bounds for Depth 4 Homogenous Circuits with Bounded Top Fanin. Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 2013 DBLP  BibTeX  RDF
30Hua Xiang 0001, Lakshmi N. Reddy, Louise Trevillyan, Ruchir Puri Depth controlled symmetric function fanin tree restructure. Search on Bibsonomy ICCAD The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
30Tiago Reimann, Gracieli Posser, Guilherme Flach, Marcelo O. Johann, Ricardo Reis 0001 Simultaneous gate sizing and Vt assignment using Fanin/Fanout ratio and Simulated Annealing. Search on Bibsonomy ISCAS The full citation details ... 2013 DBLP  DOI  BibTeX  RDF
30Ankit Gupta 0001, Pritish Kamath, Neeraj Kayal, Ramprasad Saptharishi An exponential lower bound for homogeneous depth four arithmetic circuits with bounded bottom fanin. Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 2012 DBLP  BibTeX  RDF
30Nitin Saxena 0001, C. Seshadhri 0001 Blackbox Identity Testing for Bounded Top-Fanin Depth-3 Circuits: The Field Doesn't Matter. Search on Bibsonomy SIAM J. Comput. The full citation details ... 2012 DBLP  DOI  BibTeX  RDF
30Ankit Gupta 0001, Neeraj Kayal, Satyanarayana V. Lokam Reconstruction of Depth-4 Multilinear Circuits with Top fanin 2. Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 2011 DBLP  BibTeX  RDF
30Alessandro Murgia, Roberto Tonelli, Steve Counsell, Giulio Concas, Michele Marchesi An Empirical Study of Refactoring in the Context of FanIn and FanOut Coupling. Search on Bibsonomy WCRE The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
30Nitin Saxena 0001, C. Seshadhri 0001 Blackbox identity testing for bounded top fanin depth-3 circuits: the field doesn't matter. Search on Bibsonomy STOC The full citation details ... 2011 DBLP  DOI  BibTeX  RDF
30Nitin Saxena 0001, C. Seshadhri 0001 Blackbox identity testing for bounded top fanin depth-3 circuits: the field doesn't matter. Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 2010 DBLP  BibTeX  RDF
30Nitin Saxena 0001, C. Seshadhri 0001 Blackbox identity testing for bounded top fanin depth-3 circuits: the field doesn't matter Search on Bibsonomy CoRR The full citation details ... 2010 DBLP  BibTeX  RDF
30Yoichi Tomioka, Atsushi Takahashi 0001 A semi-monotonic routing method for fanin type Ball Grid Array packages. Search on Bibsonomy APCCAS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
30Rüdiger Reischuk Can large fanin circuits perform reliable computations in the presence of faults? Search on Bibsonomy Theor. Comput. Sci. The full citation details ... 2000 DBLP  DOI  BibTeX  RDF
30Rüdiger Reischuk Can Large Fanin Circuits Perform Reliable Computations in the Presence of Noise? Search on Bibsonomy Electron. Colloquium Comput. Complex. The full citation details ... 1998 DBLP  BibTeX  RDF
30Rüdiger Reischuk Can Large Fanin Circuits Perform Reliable Computations in the Presence of Noise ? Search on Bibsonomy COCOON The full citation details ... 1997 DBLP  DOI  BibTeX  RDF
30Lukas P. P. P. van Ginneken Fanin Ordering in Multi-Slot Timing Analysis. Search on Bibsonomy ICCD The full citation details ... 1992 DBLP  DOI  BibTeX  RDF
18Nikhil Saluja, Kanupriya Gulati, Sunil P. Khatri SAT-based ATPG using multilevel compatible don't-cares. Search on Bibsonomy ACM Trans. Design Autom. Electr. Syst. The full citation details ... 2008 DBLP  DOI  BibTeX  RDF Boolean satisfiabilty (SAT), testing, Automatic test pattern generation (ATPG), don't cares
18Manindra Agrawal, V. Vinay Arithmetic Circuits: A Chasm at Depth Four. Search on Bibsonomy FOCS The full citation details ... 2008 DBLP  DOI  BibTeX  RDF
18Vikraman Arvind, Partha Mukhopadhyay The Monomial Ideal Membership Problem and Polynomial Identity Testing. Search on Bibsonomy ISAAC The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Andreas Jakoby, Maciej Liskiewicz, Rüdiger Reischuk, Christian Schindelhauer Improving the Average Delay of Sorting. Search on Bibsonomy TAMC The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Dinesh Patil, Omid Azizi, Mark Horowitz, Ron Ho, Rajesh Ananthraman Robust Energy-Efficient Adder Topologies. Search on Bibsonomy IEEE Symposium on Computer Arithmetic The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Álvaro Vázquez, Elisardo Antelo, Paolo Montuschi A radix-10 SRT divider based on alternative BCD codings. Search on Bibsonomy ICCD The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Youngsoo Shin, Hyung-Ock Kim Cell-Based Semicustom Design of Zigzag Power Gating Circuits. Search on Bibsonomy ISQED The full citation details ... 2007 DBLP  DOI  BibTeX  RDF
18Sachin Shrivastava, Rajendra Pratap, Harindranath Parameswaran, Manuj Verma Crosstalk analysis using reconvergence correlation. Search on Bibsonomy ASP-DAC The full citation details ... 2006 DBLP  DOI  BibTeX  RDF
18Hosung (Leo) Kim, John Lillis, Milos Hrkic Techniques for improved placement-coupled logic replication. Search on Bibsonomy ACM Great Lakes Symposium on VLSI The full citation details ... 2006 DBLP  DOI  BibTeX  RDF placement, timing optimization, programmable logic, logic replication
18Ken Tseng, Mark Horowitz False coupling exploration in timing analysis. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 2005 DBLP  DOI  BibTeX  RDF
18Guy G. Lemieux, David M. Lewis Circuit design of routing switches. Search on Bibsonomy FPGA The full citation details ... 2002 DBLP  DOI  BibTeX  RDF
18Eelco Rouw, Jaap Hoekstra, Arthur H. M. van Roermund Spike correlation based learning for unsupervised neural lattice structures. Search on Bibsonomy ISCAS (3) The full citation details ... 2001 DBLP  DOI  BibTeX  RDF
18Amit Chowdhary, Sudhakar Kale, Phani K. Saripella, Naresh Sehgal, Rajesh K. Gupta 0001 Extraction of functional regularity in datapath circuits. Search on Bibsonomy IEEE Trans. Comput. Aided Des. Integr. Circuits Syst. The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
18Ren-Der Chen, Jer-Min Jou, Yeu-Horng Shiau Hazard-Free Synthesis and Decomposition of Asynchronous Circuits. Search on Bibsonomy ASP-DAC The full citation details ... 1999 DBLP  DOI  BibTeX  RDF
18Aiguo Lu, Guenter Stenz, Frank M. Johannes Technology Mapping for Minimizing Gate and Routing Area. Search on Bibsonomy DATE The full citation details ... 1998 DBLP  DOI  BibTeX  RDF Routing, Technology Mapping, Area Optimization
18Torben Hagerup Simpler and Faster Dictionaries on the AC0 RAM. Search on Bibsonomy ICALP The full citation details ... 1998 DBLP  DOI  BibTeX  RDF
18Michel R. C. M. Berkelaar, Lukas P. P. P. van Ginneken Efficient orthonormality testing for synthesis with pass-transistor selectors. Search on Bibsonomy ICCAD The full citation details ... 1995 DBLP  DOI  BibTeX  RDF
Displaying result #1 - #56 of 56 (100 per page; Change: )
Valid XHTML 1.1! Valid CSS! [Valid RSS]
Maintained by L3S.
Previously maintained by Jörg Diederich.
Based upon DBLP by Michael Ley.
open data data released under the ODC-BY 1.0 license